RecruitMilitary Logo
Sign In

3D-IC STCO Physical Design Intern. - Military Veterans

at Intel Corporation

Job Description

Do Something Wonderful!

Intel put the Silicon in Silicon Valley. No one else is this obsessed with engineering a brighter future. Every day, we create world changing technology that enriches the lives of every person on earth. So, if you have a big idea, lets do something wonderful together. Join us, because at Intel, we are building a better tomorrow. Want to learn more? Visit our YouTube Channel or the links below!

  • Life at Intel
  • Diversity at Intel

The Group: Intel's Advanced Design (AD) team resides within the Design Enablement (DE) organization, which collaborates closely with our partners in process technology, IP, and products spanning client/server and networking products. The primary focus of AD is to guide process technology definition, and design prototypes in Intel's latest process technology, supporting Intel's internal and external design customers.

The future of Moore's Law: 3D-IC https://www.intel.com/content/www/us/en/newsroom/opinion/moore-law-now-and-in-the-future.htmlhttps://www.zdnet.com/paid-content/article/moores-law-under-the-microscope-intel-advances-transistor-technology/https://www.tomshardware.com/news/intel-teases-falcon-shores-xpu

The Role:

The Design Technology Pathfinding (DTP) organization in Design Enabling (DE) is chartered to identify and drive key strategic initiatives in the pathfinding of future technologies, as a holistic Design co-optimization across the Product stack from System architecture to silicon as we extend DTCO to STCO (System Technology Co-Optimization). The job requires partnering and leveraging domain experts across Intel and the EDA Eco-System.

Deliverables:

- Run Place and Route to design convergence to establish STCO 2D-3D Physical design baseline, assess quality, perform design analysis and 3D PPA optimization.

- 3D EDA evaluation and methodology development.- Inter chiplet analysis and validation with Synopsys 3D-IC Compiler and Cadence3D Integrity.

- Identify design optimization opportunities (silicon, package, EDA, architecture configuration, methodology, etc)

- Analyze architecture critical paths to identify how to best take advantage of this technology.

- Identify machine learning opportunities for further optimization.

- Highly independent, creative, and out-of-the-box thinker.

This is a fulltime remote or Hybrid (depending on location) internship with a length of 3-4 months, but may be extended to 9+ months.

#DesignEnablement

Qualifications

Minimum qualifications are required to be initially considered for this position. Preferred qualifications are in addition to the minimum requirements and are considered a plus factor in identifying top candidates.

Minimum Qualifications:


Candidate must be actively pursuing a PhD degree in Electrical Engineering or Computer Engineering with 1+ years of experience in the following:

- VLSI and Digital Design.
- Physical Design, Place and Route Tools, Flows, and Methodology.
- Understanding of design methodology .
- Scripting skills using a programming language such Python, TCL or Perl.

Preferred Qualifications:

1+ years of experience in the following:

- Semiconductor Physics.
- Digital and Circuit Design.
- Computer Architecture.
- Machine Learning.
- Logic Design and DFT.

Requirements listed would be obtained through a combination of industry relevant job experience, internship experiences and or schoolwork/classes/research.

Inside this Business Group

As the world's largest chip manufacturer, Intel strives to make every facet of semiconductor manufacturing state-of-the-art -- from semiconductor process development and manufacturing, through yield improvement to packaging, final test and optimization, and world class Supply Chain and facilities support. Employees in theTechnology Development and Manufacturing Groupare part of a worldwide network of design, development, manufacturing, and assembly/test facilities, all focused on utilizing the power of Moores Law to bring smart, connected devices to every person on Earth.

Other Locations

US, OR, Hillsboro; US, CA, Santa Clara

Posting Statement

All qualified applicants will receive consideration for employment without regard to race, color, religion, religious creed, sex, national origin, ancestry, age, physical or mental disability, medical condition, genetic information, military and veteran status, marital status, pregnancy, gender, gender expression, gender identity, sexual orientation, or any other characteristic protected by local law, regulation, or ordinance.

Benefits

We offer a total compensation package that ranks among the best in the industry. It consists of competitive pay, stock, bonuses, as well as, benefit programs which include health, retirement, and vacation. Find more information about all of our Amazing Benefits here.
Annual Salary Range for jobs which could be performed in the US $63,000.00-$166,000.00
*Salary range dependent on a number of factors including location and experience

Working Model

This role will be eligible for our hybrid work model which allows employees to split their time between working on-site at their assigned Intel site and off-site. In certain circumstances the work model may change to accommodate business needs.

Seattle, WA

Intel Corporation

Our Never-Ending Goal

We are Intel Sponsors of Tomorrow™, not only through our technical innovation, but through our endless efforts in education, environmental sustainability, healthcare, and much, much more. We believe that technology makes life more exciting and can help improve the lives of people around the world. Therein lies the endless opportunity.

Careers

If you’re looking to make an impact, Intel is the perfect place. For interns, recent college graduates, or experienced professionals, Intel has positions in business and technical disciplines all over the world. Explore the possibilities. You’ll be sure to find an opportunity that piques your interest.

Similar Jobs